Error (175006): There is no routing connectivity between the IOPLL and destination LVDS_CHANNEL - Error (175006): There is no routing connectivity between the IOPLL and destination LVDS_CHANNEL Description You might see this error in the Intel® Quartus® Prime Pro Edition Software when using the LVDS SERDES Intel® FPGA IP with Intel® Stratix® 10 devices. This error occurs when the input clock signal of the IOPLL is being sourced through the FPGA core. Resolution To avoid this error, provide the input clock signal to the IOPLL through dedicated clock pins. Custom Fields values: ['novalue'] Troubleshooting FB: 573347; 2205691474 False ['novalue'] ['novalue'] novalue novalue ['Stratix® 10 FPGAs and SoCs'] ['novalue'] ['novalue'] ['novalue'] - 2023-01-27

external_document