XIP1213E, Extreme-speed MACSEC AES-GCM IP Core targeting 100G-800G linerates - MACsec is a point-to-point protocol located on layer two (Data Link) of the OSI model. Xiphera designs and implements hardware-based security using proven cryptographic algorithms. Our strong cryptographic expertise and extensive experience in digital system design enable us to help… Intel® Arria® 10 SX SoC FPGA Intel Agilex® 5 FPGAs and SoC FPGAs E-Series Arria® V GZ FPGA Intel Agilex® 9 FPGAs and SoC FPGAs Direct RF-Series Intel Agilex® 7 FPGAs and SoC FPGAs I-Series Arria® V SX SoC FPGA Intel® Stratix® 10 DX FPGA Intel® Stratix® 10 SX SoC FPGA Intel Agilex® 7 FPGAs and SoC FPGAs M-Series Intel® Arria® 10 GT FPGA Arria® V ST SoC FPGA Intel® Arria® 10 GX FPGA Intel® Stratix® 10 TX FPGA Stratix® IV E FPGA Stratix® IV GX FPGA Arria® V GX FPGA Intel Agilex® 3 FPGAs and SoC FPGAs C-Series Stratix® V GS FPGA Stratix® V GX FPGA Intel Agilex® 5 FPGAs and SoC FPGAs D-Series Intel® Stratix® 10 GX FPGA Arria® V GT FPGA Intel Agilex® 7 FPGAs and SoC FPGAs F-Series Intel® Stratix® 10 AX SoC FPGA Stratix® III FPGA MACsec is a point-to-point protocol located on layer two (Data Link) of the OSI model. Xiphera’s extreme speed MACsec solution safeguards the confidentiality and integrity of data transmitted over point-to-point communication links up to 800G, assured by the Advanced Encryption Standard (AES) in Galois Counter Mode (GCM) with runtime configurable key lengths. Access Aerospace ASIC Proto Broadcast Consumer Data Center Cloud (Public, Private, Hybrid) Defense Government Medical Test Transportation Wireless XIP1213E, Extreme-speed MACSEC AES-GCM IP Core targeting 100G-800G linerates Key Features Moderate resource requirements: The entire XIP1213E requires 218238 Adaptive Lookup Modules (ALMs) (Intel® Agilex® F), and does not require any multipliers or DSPBlocks in a typical FPGA implementation. Offering Brief Yes No No Yes Encrypted Verilog Verilog Intel® Arria® 10 SX SoC FPGA Intel Agilex® 5 FPGAs and SoC FPGAs E-Series Arria® V GZ FPGA Intel Agilex® 9 FPGAs and SoC FPGAs Direct RF-Series Intel Agilex® 7 FPGAs and SoC FPGAs I-Series Arria® V SX SoC FPGA Intel® Stratix® 10 DX FPGA Intel® Stratix® 10 SX SoC FPGA Intel Agilex® 7 FPGAs and SoC FPGAs M-Series Intel® Arria® 10 GT FPGA Arria® V ST SoC FPGA Intel® Arria® 10 GX FPGA Intel® Stratix® 10 TX FPGA Stratix® IV E FPGA Stratix® IV GX FPGA Arria® V GX FPGA Intel Agilex® 3 FPGAs and SoC FPGAs C-Series Stratix® V GS FPGA Stratix® V GX FPGA Intel Agilex® 5 FPGAs and SoC FPGAs D-Series Intel® Stratix® 10 GX FPGA Arria® V GT FPGA Intel Agilex® 7 FPGAs and SoC FPGAs F-Series Intel® Stratix® 10 AX SoC FPGA Stratix® III FPGA Yes Yes 25.1.1 Offering Brief Production a1JUi0000049USqMAM What's Included Encrypted RTL or source code Ordering Information XIP1213E a1JUi0000049USqMAM Production Intellectual Property (IP) a1MUi00000BO8toMAD a1MUi00000BO8toMAD Select 2025-09-28T23:54:20.000+0000 MACsec is a point-to-point protocol located on layer two (Data Link) of the OSI model. Partner Solutions - 2026-02-14
external_document