Why does programming the csr_sysref_singledet register bit to '1' when the JESD204B Intel® FPGA IP is in ILAS phase bring the IP back to CGS state? - Why does programming the csr_sysref_singledet register bit to '1' when the JESD204B Intel® FPGA IP is in ILAS phase bring the IP back to CGS state?
Description Due to a known problem in the Intel® Quartus® Prime Standard and Pro Edition Software, programming the csr_sysref_singledet register bit to ' 1 ' when the JESD204B Intel FPGA IP is in ILAS phase will bring the IP back to CGS state. This impacts Intel Agilex®, Intel Stratix® 10, Intel Arria® 10 and Intel Cyclone® 10 GX device families.To work around this problem, avoid programming the csr_sysref_singledet register bit when the JESD204B Intel FPGA IP is in ILAS phase. Resolution To work around this problem, avoid programming the csr_sysref_singledet register bit when the JESD204B Intel FPGA IP is in ILAS phase. There is no fix planned for this.
Custom Fields values:
['novalue']
Troubleshooting
1507197243
False
['JESD204B IP']
['FPGA Dev Tools Quartus® Prime Software Pro', 'FPGA Dev Tools Quartus® Prime Software Standard']
novalue
18.1
['Agilex™ 7 FPGAs and SoCs', 'Arria® 10 FPGAs and SoCs', 'Cyclone® 10 GX FPGA', 'Stratix® 10 FPGAs and SoCs']
['novalue']
['novalue']
['novalue'] - 2021-08-25
external_document