Why does the Triple Speed Ethernet IP core fail to report collisions correctly when operating in half-duplex mode? - Why does the Triple Speed Ethernet IP core fail to report collisions correctly when operating in half-duplex mode?
Description The Triple Speed Ethernet (TSE) IP core may fail to correctly assert the EXCESS_COL (Bit 11) and LATE_COL (Bit 12) fields of the Command_Config register and the rx_err[5] collision error signal. Resolution This problem is scheduled to be fixed in a future release of the IP core.
Custom Fields values:
['novalue']
Troubleshooting
novalue
False
['Ethernet']
['novalue']
novalue
novalue
['Arria® GX FPGA', 'Arria® II GX FPGA', 'Arria® II GZ FPGA', 'Arria® V GT FPGA', 'Arria® V GX FPGA', 'Arria® V GZ FPGA', 'Arria® V ST FPGA', 'Arria® V SX FPGA', 'Cyclone® II FPGAs', 'Cyclone® III FPGAs', 'Cyclone® III LS FPGA', 'Cyclone® IV E FPGA', 'Cyclone® IV GX FPGA', 'Cyclone® V E FPGA', 'Cyclone® V GT FPGA', 'Cyclone® V GX FPGA', 'Cyclone® V SE FPGA', 'Cyclone® V ST FPGA', 'Cyclone® V SX FPGA', 'Arria® 10 GT FPGA', 'Arria® 10 GX FPGA', 'Arria® 10 SX FPGA', 'Stratix® II FPGAs', 'Stratix® II GX FPGA', 'Stratix® III FPGAs', 'Stratix® IV E FPGA', 'Stratix® IV GT FPGA', 'Stratix® IV GX FPGA', 'Stratix® V E FPGA', 'Stratix® V GS FPGA', 'Stratix® V GT FPGA', 'Stratix® V GX FPGA']
['novalue']
['novalue']
['novalue'] - 2021-08-25
external_document