Baseline JPEG Video Decoder IP Core - This compact, extremely efficient and low latency IP core is capable of decoding in real-time video on-the-fly using standard and ubiquitous JPEG compression, even on low-cost FPGAs. This IP does not… Advanced Logic Synthesis for Electronics (“A.L.S.E”), created in 1993, offers a complete range of IPs, Design Services, Trainings, and Boards to help you with the design of FPGA-based applications or… Intel® Arria® 10 SX SoC FPGA Cyclone® III FPGA Cyclone® IV GX FPGA Intel Agilex® 5 FPGAs and SoC FPGAs E-Series Intel® MAX® 10 FPGA Cyclone® V SX SoC FPGA Arria® V GZ FPGA Intel Agilex® 9 FPGAs and SoC FPGAs Direct RF-Series MAX® V CPLD Intel Agilex® 7 FPGAs and SoC FPGAs I-Series Arria® V SX SoC FPGA Intel® Stratix® 10 DX FPGA Intel® Stratix® 10 SX SoC FPGA Intel Agilex® 7 FPGAs and SoC FPGAs M-Series Cyclone® V GT FPGA Intel® Arria® 10 GT FPGA Arria® V ST SoC FPGA Intel® Arria® 10 GX FPGA Intel® Stratix® 10 TX FPGA Cyclone® V SE SoC FPGA Stratix® IV E FPGA Stratix® IV GX FPGA Arria® V GX FPGA Cyclone® V E FPGA Intel Agilex® 3 FPGAs and SoC FPGAs C-Series Cyclone® V GX FPGA Stratix® V GS FPGA Stratix® V GX FPGA Cyclone® V ST SoC FPGA Intel Agilex® 5 FPGAs and SoC FPGAs D-Series Intel® Stratix® 10 GX FPGA Arria® V GT FPGA Intel® Cyclone® 10 LP FPGA Intel Agilex® 7 FPGAs and SoC FPGAs F-Series Intel® Cyclone® 10 GX FPGA Intel® Stratix® 10 AX SoC FPGA Cyclone® IV E FPGA Stratix® III FPGA Our Baseline JPEG Decoder (Decompression) IP core is capable of decoding standard JPEG-compressed images or Video on-the-fly and produce a raw video stream without any processor nor external memory. The latency is minimal. It is easily integrated in any design, with simple streaming interfaces. Can be used stand-alone or with Platform Designer. Video and Image Processing Aerospace Consumer Defense Industrial Baseline JPEG Video Decoder IP Core Key Features Low latency, standard, compact, no external memory, JPEG Decoder Offering Brief No No Yes No Encrypted Verilog Encrypted VHDL Intel® Arria® 10 SX SoC FPGA Cyclone® III FPGA Cyclone® IV GX FPGA Intel Agilex® 5 FPGAs and SoC FPGAs E-Series Intel® MAX® 10 FPGA Cyclone® V SX SoC FPGA Arria® V GZ FPGA Intel Agilex® 9 FPGAs and SoC FPGAs Direct RF-Series MAX® V CPLD Intel Agilex® 7 FPGAs and SoC FPGAs I-Series Arria® V SX SoC FPGA Intel® Stratix® 10 DX FPGA Intel® Stratix® 10 SX SoC FPGA Intel Agilex® 7 FPGAs and SoC FPGAs M-Series Cyclone® V GT FPGA Intel® Arria® 10 GT FPGA Arria® V ST SoC FPGA Intel® Arria® 10 GX FPGA Intel® Stratix® 10 TX FPGA Cyclone® V SE SoC FPGA Stratix® IV E FPGA Stratix® IV GX FPGA Arria® V GX FPGA Cyclone® V E FPGA Intel Agilex® 3 FPGAs and SoC FPGAs C-Series Cyclone® V GX FPGA Stratix® V GS FPGA Stratix® V GX FPGA Cyclone® V ST SoC FPGA Intel Agilex® 5 FPGAs and SoC FPGAs D-Series Intel® Stratix® 10 GX FPGA Arria® V GT FPGA Intel® Cyclone® 10 LP FPGA Intel Agilex® 7 FPGAs and SoC FPGAs F-Series Intel® Cyclone® 10 GX FPGA Intel® Stratix® 10 AX SoC FPGA Cyclone® IV E FPGA Stratix® III FPGA No No Offering Brief Production Windows,Linux a1JUi0000049U4vMAE What's Included Depends on licensing scheme selected. Ordering Information JPEG-D a1JUi0000049U4vMAE Production Intellectual Property (IP) a1MUi00000BO8r0MAD a1MUi00000BO8r0MAD Select 2026-02-15T17:59:16.000+0000 This compact, extremely efficient and low latency IP core is capable of decoding in real-time video on-the-fly using standard and ubiquitous JPEG compression, even on low-cost FPGAs. This IP does not require any processor nor any external memory. Partner Solutions - 2026-02-19
external_document